### 소프트웨어 개발자를 위한 임베디드 시스템 하드웨어





### Embedded System

Mbytes

AI Cache

16Gbytes

**NAND** 

60W

20cm x 10cm

7nm Digital

|                   | PC            | GPU(TPU/NPU)                                  | АР           | High-end MCU          | MCU                                                                                 | MCU     | Remark              |  |
|-------------------|---------------|-----------------------------------------------|--------------|-----------------------|-------------------------------------------------------------------------------------|---------|---------------------|--|
| СРИ               | Intel CORE i9 | Tensor Processor<br>Neural<br>Processing Unit | Cortex A11   | Cortex-M7<br>Cortex-R | Cortex-M3/M0                                                                        |         |                     |  |
| # of CPU          | 16            | 128                                           | 4            | 1                     | 1 2~3                                                                               |         | Dual Core Lock Step |  |
| Frequency         | 5GHz          | 2GHz                                          | 2GHz         | 400MHz                | 8MHz ~ 200MHz                                                                       |         |                     |  |
| OS                | Windows 11    | -                                             | Andriod      | Linux                 | Real Time OS                                                                        | AutoSAR |                     |  |
| Program<br>Memory | 11 12 Cacho   | L1, L2 Cache                                  | 11 12 Cacho  | Cache                 | 1Kbytes ~ 16Kbyts ~<br>1Mbytes 4Mbytes<br>(Embedded (Embedded<br>FLASH) FLASH, ECC) |         | OTA(Over The Air)   |  |
|                   | L1, L2 Cache  | Maytos                                        | L1, L2 Cache | Cache                 |                                                                                     |         |                     |  |

**Kbytes** 

4Gbytes

NAND

10W

5cm x 5cm

55nm

Analog/Digital

Mbytes

16Gbytes

NAND

30W

10cm x 10cm

14nm Digital

**Automotive** 

**ECC Protected** 

Kbytes ~

1Mbytes

Cache SRAM

Scratch SRAM

256Bytes ~

Cache SRAM

Scratch SRAM

Serial NAND FLASH

2cm x 2cm ~ 5cm x 5cm

55nm ~ 180nm

Analog/Digital/Power

Serial NOR FLASH

1mW ~ 2W

1Mbytes

Program
Memory

L1, L2 Cache
Mbytes

Data
Memory

DRAM 64Gbytes

NAND

300W

20cm x 20cm

7nm Digital

HDD

Power

**PCB** 

Technology

## 마이크로컨트롤러(MCU)







### $C \rightarrow Assembly \rightarrow Link \rightarrow .hex$

```
Enter location here V 8 6 4 9 1 1 1 1
                                                                                           lfxCpu.h
                                                                                                                       ■ Disassembly × 🖶 Outline
© Cpu0_Main.c × № Cpu2_Main.c № IfxCpu_CStart0.c № IfxScuWdt.h 🛅 string.h № IfxCpu_Trap.c
          * Enable the watchdogs and service them periodically if it is required
51
                                                                                                                                                   *((volatile int *)0x60008000+i) = 0x60800000 + i;
 52
                                                                                                                        0000000008000024e:
                                                                                                                                                         d0,d15,#0x4
 53
         IfxScuWdt_disableCpuWatchdog(IfxScuWdt_getCpuWatchdogPassword());
                                                                                                                        0000000080000252:
                                                                                                                                             mov.a
                                                                                                                                                         a15,d0
 54
         IfxScuWdt disableSafetyWatchdog(IfxScuWdt getSafetyWatchdogPassword());
                                                                                                                        00000000080000254:
                                                                                                                                             movh.a
                                                                                                                                                         a3,#0x6001
 55
                                                                                                                        0000000080000258:
                                                                                                                                                         a3,a15
 56
         /* Wait for CPU sync event */
                                                                                                                        0000000008000025a:
                                                                                                                                                         a15,[a3]-0x8000
 57
         IfxCpu_emitEvent(&g_cpuSyncEvent);
                                                                                                                        0000000008000025e:
                                                                                                                                                         d0,#0x6080
 58
         IfxCpu_waitEvent(&g_cpuSyncEvent, 1);
                                                                                                                        00000000080000262:
                                                                                                                                                         d0,d15
 59
                                                                                                                        0000000080000264:
                                                                                                                                                         [a15],d0
 60
         printf("Hello World\n");
                                                                                                                                               for( int i=0; i<0x2000; i++)</pre>
 61
                                                                                                                        00000000080000266:
                                                                                                                                                         d15,#0x1
 62
         for( int i=0; i<0x2000; i++)
                                                                                                                        0000000080000268:
                                                                                                                                                         d0,#0x2000
 63
                                                                                                                        0000000008000026c:
                                                                                                                                                         d15,d0,0x80000236
 64
             *((volatile int *)0x70008000+i) = 0x70800000 + i;
                                                                                                                                               systemtick[0] = SYSTEM_TIMER_31_0;
 65
             *((volatile int *)0x60008000+i) = 0x60800000 + i;
                                                                                                                        0000000080000270:
                                                                                                                                                         a15,#0x6000
 66
                                                                                                                        0000000080000274:
                                                                                                                                                         a15,[a15]0xe4
 67
                                                                                                                        0000000080000278:
                                                                                                                                             ld.w
                                                                                                                                                         d15,0xf0000010
 68
         // CPU0 Data Scratch-Pad RAM
                                                                                                                        000000008000027c:
                                                                                                                                            st.w
                                                                                                                                                         [a15],d15
 69
         systemtick[0] = SYSTEM TIMER 31 0;
                                                                                                                                               checksum_0 = 0;
 70
         checksum 0 = 0;
                                                                                                                        0000000008000027e:
                                                                                                                                                         a15,#0x6000
 71
         for( int i=0; i<0x2000; i++)</pre>
                                                                                                                        0000000080000282:
                                                                                                                                                         a15,[a15]0xdc
 72
             checksum 0 += *((volatile int *)0x70008000+i);
                                                                                                                                                         d15,#0x0
                                                                                                                        0000000080000286:
 73
         systemtick[1] = SYSTEM_TIMER_31_0;
                                                                                                                        0000000080000288:
                                                                                                                                                         [a15],d15
 74
                                                                                                                                               for( int i=0; i<0x2000; i++)</pre>
 75
         // CPU1 Data Scratch-Pad RAM
                                                                                                                        000000008000028a:
                                                                                                                                                         d0,#0x0
         systemtick[2] = SYSTEM TIMER 31 0;
 76
                                                                                                                        0000000008000028c:
                                                                                                                                                         0x800002b8
 77
         checksum 1 = 0;
                                                                                                                                                   checksum_0 += *((volatile int *)0x70008000+i);
 78
         for( int i=0; i<0x2000; i++)</pre>
                                                                                                                       > 00000000080000028e: movh.a
                                                                                                                                                         a15,#0x6000
 79
             checksum_1 += *((volatile int *)0x60008000+i);
                                                                                                                                                         a15,[a15]0xdc
                                                                                                                        00000000080000292:
 80
         systemtick[3] = SYSTEM TIMER 31 0;
                                                                                                                        0000000080000296:
                                                                                                                                                         a2,#0x6000
 81
                                                                                                                                                         a2,[a2]0xdc
                                                                                                                        000000008000029a:
 82
         printf("0x7000 access @ cpu0 : %d\n", systemtick[1]-systemtick[0]);
                                                                                                                        0000000008000029e:
                                                                                                                                                         d15, [a2]
 83
         printf("0x6000 access @ cpu0 : %d\n", systemtick[3]-systemtick[2]);
                                                                                                                                                         d1,d0,#0x4
                                                                                                                        00000000800002a0:
 84
                                                                                                                        000000000800002a4:
                                                                                                                                             mov.a
                                                                                                                                                         a2,d1
 85
         systemtick[0] = SYSTEM TIMER 31 0;
                                                                                                                        00000000800002a6:
                                                                                                                                             movh.a
                                                                                                                                                         a3,#0x7001
 86
         memcpy((char *)0x70008000,(char *)0x70008000, 0x8000);
                                                                                                                        00000000800002aa:
                                                                                                                                                         a3,a2
 87
         systemtick[1] = SYSTEM TIMER 31 0;
                                                                                                                        00000000800002ac:
                                                                                                                                                         a2,[a3]-0x8000
 88
                                                                                                                                            ld.w
                                                                                                                        00000000800002b0:
                                                                                                                                                         d1,[a2]
 89
         systemtick[2] = SYSTEM TIMER 31 0;
                                                                                                                        000000000800002b2:
                                                                                                                                                         d15,d1
 90
         memcpy((char *)0x60008000,(char *)0x60008000, 0x8000);
                                                                                                                        000000000800002b4:
                                                                                                                                                         [a15],d15
 91
         systemtick[3] = SYSTEM_TIMER_31_0;
                                                                                                                                               for( int i=0: i<0x2000: i++)
```





### HW & SW 추상화 단계

High Level

sum = sum + 1;

Assembly

add r2, r2, 1

Machine

1101 0001 0011 0010 0010 0000 0000 0000 0001



Register Transfer

Fetch Instruction, Increment PC, Load ALU with r2 ...

Gate



Circuit







### CPU (Central Processing Unit)







### 마이크로컨트롤러(MCU)







### Timer



Figure 11.6 8-bit Timer/Counter Mode for Timer 0



Figure 11.7 8-bit Timer/Counter 0 Example





### System Watchdog vs. Safety Watchdog

- System Watchdog
  - 특정 시간 동안 RELOAD 하지 않으면 System RESET 발생
  - System Mal-Function → Auto Reset

- Safety Watchdog
  - 특정 시간 동안 RELOAD 하지 않으면 Safety LOCK 발생
  - System Safety, Block Unwanted System Register Write





### 명령어 실행







### 파이프라인





ST RO,R1



### 반도체 메모리







### 주변장치 (Peripheral)

- 데이터 전송
  - Memory-mapped IO
  - Isolated IO
- 장치 접근
  - Polling IO
  - Interrupt-driven IO
- 제어 방식
  - Program-controlled IO
  - DMA (Direct Memory Access)







### Memory-mapped IO 및 Isolated IO









### TC275 Core Overview

User's Manual V2.2 2014-12

https://github.com/ace-knu/embedded





### 1. TC27x Introduction

SRI: Shared Resource Interconnect

SFI: SRI, FPI(Flexible Peripheral Interconnect)







### 1. TC27x Introduction

SCU: System Control Unit MTU: Memory Test Unit

EVR: Embedded Voltage Regulator

**Previous Page** 







### 2. On-Chip System Buses and Bus Bridges







### 2. On-Chip System Buses and Bus Bridges

SRI Crossbar (XBar\_SRI)



XBar SRI point to point connection scheme





### 3. Memory Maps

- Program Memory Unit (PMU0)
  - 4 MB of Program Flash Memory (PFLASH)
  - Data Flash Memory (DF\_EEPROM)
  - User Configuration Blocks (DF\_UCB)
  - 32 KB of Boot ROM (BROM)

#### • CPU0

- 24 KB of Program Scratch-Pad SRAM (PSPR)
- 112 KB of Data Scratch-Pad SRAM (DSPR)
- 8 KB of Program Cache (PCache)

#### CPU1 & CPU2

- 32 KB of Program Scratch-Pad SRAM (PSPR)
- 120 KB of Data Scratch-Pad SRAM (DSPR)
- 16 KB of Program Cache (PCache)
- 8 KB of Data Cache (DCache)
- LMU: 32 KB SRAM (LMURAM)





### Address Map of the On Chip Bus System

| Segment | Address Ragne            | Size   | Description                               |
|---------|--------------------------|--------|-------------------------------------------|
| 0-4     | 0000 0000h - 4FFF FFFFh  | -      | Reserved                                  |
| 5       | 5000 0000h - 5FFF FFFFh  | -      | CPU2 Area                                 |
| 6       | 6000 0000h - 6FFF FFFFh  | -      | CPU1 Area                                 |
|         | 7000 0000h - 7001 BFFFh  | 112 KB | CPU0 Data Scratch-Pad SRAM (CPU0.DSPR)    |
| 7       | 7010 0000h - 7010 5FFFh  | 24 KB  | CPU0 Program Scratch-Pad SRAM (CPU0.PSPR) |
| ,       | 7010 6000h - 7010 7FFFh  | 8 KB   | CPU0 Program Cache SRAM (CPU0.PCache)     |
|         | 701C 0000h - 701C 0BFFh  |        | CPU0 Program Cache TAG SRAM (CPU0.PTAG)   |
| 8       | 8000 0000h - 801F FFFFh  | 2 MB   | Program Flash 0 (PF0)                     |
|         | 8020 0000h - 803F FFFFh  | 2 MB   | Program Flash 1 (PF1)                     |
|         | 8FFF 80000h - 8FFF FFFFh | 32 KB  | Boot ROM (BROM)                           |
| 9       | 9000 0000h - 9000 7FFFh  | 32 KB  | LMU SRAM (LMUSRAM)                        |

Reserved 제외, User's Manual Table 3-2 참조





### 4. TC27x BootROM Content

- BOOT\_TC27X
  - Startup software (SSW)
  - Software modules implementing additional functions (Bootstrap Loaders)
  - Test Firmware





### Startup Software (SSW)

- SSW는 칩이 리셋 된 후 실행되는 첫 번째 소프트웨어임
- SSW는 CPU0에서 실행
  - 다른 CPU는 부팅 동안 Halt-state 유지하다 사용자 SW에 의해 시작됨
  - BootROM의 SSW 시작 주소는 CPU0의 PC 레지스터의 리셋 값임. 이 위치에서 명령어를 가져오며 장치가 시작된 후 실행되는 첫 번째 명령어임
  - 진입점 직후 펌웨어는 테스트 모드를 체크하고, 만약 선택되어 있다면 테스트 펌웨어로 점프가 실행됨
  - 마지막 SSW 명령어는 첫 번째 사용자 코드 명령어로 점프를 수행함. 첫 번째 사용자 명령어는 사용자가 선택한 스타트업 설정에 따라 다른 위치에서 가져 올 수 있음
- SSW는 다음 중 하나 이상에 따라 장치를 초기화하는 절차를 포함함
  - 전용 플래시 위치에 저장된 이전 정보
  - 전용 레지스터/메모리 위치에 특수 비트/필드의 현재 상태
  - SSW 실행을 트리거한 이벤트 유형 (마지막 리셋 이벤트)
  - 외부(구성)핀에 적용된 값 (옵션)





### 5. CPU Subsystem

- Key CPU Features
  - 32-bit load store architecture
  - 4 GB address range
  - 16-bit & 32-bit instructions for reduced code size
  - Data types
    - Boolean, integer with saturation, bit array, signed fraction, character, doubleword integers, signed integer, unsigned integer, IEEE-754 single-precision floating point
  - Data formats
    - Bit, byte (8-bit), half-word (16-bit), word (32-bit), double-word (64-bit)
  - Byte and bit addressing
  - Little-endian byte ordering for data, memory and CPU registers
  - Multiply and Accumulate (MAC) instructions: Dual 16x16, 16x32, 32x32
  - Saturation integer arithmetic
  - Packed data





### 5. CPU Subsystem

- Key CPU Features
  - Addressing modes
    - Absolute, circular, bit reverse, long + short, base + offset with pre- and postupdate
  - Instruction types
    - Arithmetic, address arithmetic, comparison, address comparison, logical,
       MAC, shift, coprocessor, bit logical, branch, bit field, load/store, packed data
  - General Purpose Register Set (GPRS)
    - Sixteen 32-bit data registers (D0 D15)
    - Sixteen 32-bit address registers (A0 A15)
    - Three 32-bit status and program counter registers (PSW, PC, PCXI)
  - Flexible memory protection system providing multiple protection sets with multiple protection ranges per set
  - Temporal protection system allowing time bounded real time operation





### 5. CPU Subsystem

- Key CPU Features
  - Most instructions executed in 1 cycle
  - Branch instructions in 1, 2, or 3 cycles (using dynamic branch prediction)
  - Wide memory interface for fast context switch
  - Automatic context save-on-entry and restore-on-exit for: subroutine, interrupt, trap
  - Four memory protection register sets
  - Dual instruction issuing (in parallel into Integer Pipeline and Load/Store Pipeline)
  - Third pipeline for loop instruction only (zero overhead loop)
  - Single precision Floating Point Unit (IEEE-754 Compatible)
  - Dedicated integer divide unit
  - Implementation optimized for performance
  - 16 data protection ranges, 8 code protection ranges





### TC1.6P Implementation Overview

CPU block diagram







### Registers

Program Status Word Register







### Tri Core Instruction Set Architecture

#### 1.2.1 16-bit Opcode Formats

Note: Bit[0] of the op1 field is always 0 for 16-bit instructions.

Table 1-5 16-bit Opcode Formats

|      | To all operation |       |       |       |       |       |       |       |  |  |
|------|------------------|-------|-------|-------|-------|-------|-------|-------|--|--|
|      | 15-14            | 13-12 | 11-10 | 09-08 | 07-06 | 05-04 | 03-02 | 01-00 |  |  |
| SB   | disp8            |       |       |       | op1   |       |       |       |  |  |
| SBC  | const4           |       | disp4 |       | op1   |       |       |       |  |  |
| SBR  | s2               |       | disp4 | disp4 |       |       |       |       |  |  |
| SBRN | n                |       | disp4 |       | op1   |       |       |       |  |  |
| SC   | const8           |       | •     | op1   |       |       |       |       |  |  |
| SLR  | s2               |       | d     | d     |       |       |       |       |  |  |
| SLRO | off4             |       | d     |       | op1   | op1   |       |       |  |  |
| SR   | op2              |       | s1/d  |       | op1   |       |       |       |  |  |
| SRC  | const4           |       | s1/d  |       | op1   | op1   |       |       |  |  |
| SRO  | s2 off4          |       |       |       | op1   | op1   |       |       |  |  |
| SRR  | s2               |       | s1/d  |       | op1   |       |       |       |  |  |
| SRRS | s2               |       | s1/d  |       | n     | op1   |       |       |  |  |
| SSR  | s2               |       | s1    |       | op1   |       |       |       |  |  |
| SSRO | off4             |       | s1    |       | op1   |       |       |       |  |  |



#### 1.2.2 32-bit Opcode Formats

Note: Bit[0] of the op1 field is always 1 for 32-bit instructions.

Table 1-6 32-bit Opcode Formats

|       |              | 31:30      | 29:28 | 27:26   | 25:24            | 23:22                                 | 21:20      | 19:18        | 17:16  | 15:14            | 13:12    | 11:10 |      | 8 <del>-</del> 6 | 7-6 |   | 2-0 |
|-------|--------------|------------|-------|---------|------------------|---------------------------------------|------------|--------------|--------|------------------|----------|-------|------|------------------|-----|---|-----|
| ABS   |              | f18<br>:6] | •     | op2     | off18<br>[13:10] | 1                                     | off1       | off18[5:0]   |        | off18<br>[17:14] |          | s1/d  |      | op1              |     |   |     |
| ABSB  | -            | f18        |       | op2     | off18            | · · · · · · · · · · · · · · · · · · · |            |              |        |                  |          |       | bpos | s3               | ОР  | _ |     |
| 71202 |              | :6]        |       | OP-     | [13:10]          | ]                                     | off1       | 8[5:0]       |        | [17:14]          |          | Б     |      |                  | op1 |   |     |
| В     | disp24[15:0] |            |       |         |                  |                                       |            |              | disp24 | disp24[23:16]    |          |       |      | op1              |     |   |     |
| BIT   | d            |            |       | pos2    | pos2 op2         |                                       |            | pos1         |        | s2               | s2       |       |      |                  | op1 | ı |     |
| ВО    | of           | f10[9      | :6]   | op2     |                  | off1                                  | off10[5:0] |              | s2     |                  | s1/      | ď     |      | op1              | ı   |   |     |
| BOL   | of           | f16[9      | :6]   | off16[1 | 5:10]            |                                       | off1       | 6[5:0]       |        | s2               |          | s1/   | ď    |                  | op1 | l |     |
| BRC   | o<br>p<br>2  | disp       | 15    | ı       |                  |                                       | •          |              |        | const4           | onst4 s1 |       |      |                  | op1 |   |     |
| BRN   | o<br>p<br>2  | disp       | 15    |         | n[3:0] s1        |                                       |            |              |        |                  | op1      |       |      |                  |     |   |     |
| BRR   | o<br>p<br>2  | disp       | 15    |         |                  |                                       |            |              |        | s2               |          | s1    |      | op1              | I   |   |     |
| RC    | d            |            |       | op2     |                  |                                       | С          | onst9        |        | s1               |          |       |      | op1              |     |   |     |
| RCPW  | d            |            |       | pos     |                  | op2                                   | ٧          | width const4 |        |                  | s1       |       | op1  | ı                |     |   |     |
| RCR   | d            |            |       | s3      |                  | op2                                   | C          | onst9        |        | s1               |          |       |      | op1              |     |   |     |
| RCRR  | d            |            |       | s3      |                  | op2                                   | -          |              |        | const4 s1        |          |       | op1  |                  |     |   |     |
| RCRW  | d            |            |       | s3      |                  | op2                                   | v          | width        |        | const4           |          | s1    |      | op1              |     |   |     |
| RLC   | d            |            |       | const1  | 6                |                                       |            |              |        |                  |          | s1    |      |                  | op1 | I |     |
| RR    | d            |            |       | op2     |                  |                                       |            | -            |        | s2               |          | s1    |      |                  | op1 |   |     |
| RR1   | d            |            |       | op2     |                  |                                       |            | n            |        | s2 s1            |          |       | op1  |                  |     |   |     |
| RR2   | d            |            |       | op2     |                  |                                       |            |              |        | s2 s1            |          |       | op1  |                  |     |   |     |
| RRPW  | d            |            |       | pos     |                  | op2                                   | v          | vidth        |        | s2               |          | s1    |      | op1              |     |   |     |
| RRR   | d            |            |       | s3      |                  | op2                                   |            | -            | n      | s2               |          | s1    |      |                  | op1 |   |     |
| RRR1  | d            |            |       | s3 op2  |                  | op2                                   |            |              | n      | s2               |          | s1    |      | op1              |     |   |     |
| RRR2  | d            |            |       | s3      |                  | op2                                   |            |              |        | s2 s1            |          |       | op1  |                  |     |   |     |
| RRRR  | d            |            |       | s3      |                  | op2                                   | -          |              |        | s2               |          | s1    |      |                  | op1 |   |     |
| RRRW  | d            |            |       | s3      |                  | op2                                   | v          | vidth        |        | s2 s1            |          |       | op1  |                  |     |   |     |
| SYS   | -            |            |       | op2     |                  |                                       | -          |              |        |                  |          | s1/   | ď    |                  | op1 | l |     |

# Registers

| Address                        | Data                  | System   |
|--------------------------------|-----------------------|----------|
| 31 0                           | 31                    | 0 31 0   |
| A[15] (Implicit Base Address)  | D[15] (Implicit Data) | PCXI     |
| A[14]                          | D[14]                 | PSW      |
| A[13]                          | D[13]                 | PC       |
| A[12]                          | D[12]                 |          |
| A[11] (Return Address)         | D[11]                 |          |
| A[10] (Stack Return)           | D[10]                 |          |
| A[9] (Global Address Register) | D[9]                  |          |
| A[8] (Global Address Register) | D[8]                  |          |
| A[7]                           | D[7]                  |          |
| A[6]                           | D[6]                  |          |
| A[5]                           | D[5]                  |          |
| A[4]                           | D[4]                  |          |
| A[3]                           | D[3]                  |          |
| A[2]                           | D[2]                  |          |
| A[1] (Global Address Register) | D[1]                  |          |
| A[0] (Global Address Register) | D[0]                  | MCA05246 |





### Supported Data Formats







# Alignment Rules

| Access type                           | Access size           | Alignment of address in memory |  |  |  |  |
|---------------------------------------|-----------------------|--------------------------------|--|--|--|--|
| Load, Store Data Register             | Byte                  | Byte (1 <sub>H</sub> )         |  |  |  |  |
|                                       | Half-Word             | 2 bytes (2 <sub>H</sub> )      |  |  |  |  |
|                                       | Word                  | 2 bytes (2 <sub>H</sub> )      |  |  |  |  |
|                                       | Double-Word           | 2 bytes (2 <sub>H</sub> )      |  |  |  |  |
| Load, Store Address Register          | Word                  | 4 bytes (4 <sub>H</sub> )      |  |  |  |  |
|                                       | Double-Word           | 4 bytes (4 <sub>H</sub> )      |  |  |  |  |
| SWAP.W, LDMST                         | Word                  | 4 bytes (4 <sub>H</sub> )      |  |  |  |  |
| ST.T                                  | Byte                  | Byte (1 <sub>H</sub> )         |  |  |  |  |
| Context Load / Store / Restore / Save | 16 x 32-bit registers | 64 bytes (40 <sub>H</sub> )    |  |  |  |  |





# Byte Ordering

| Word 5 | Byte23 | Byte22 | Byte21 | Byte20 | <b>◆</b> Double-word |
|--------|--------|--------|--------|--------|----------------------|
| Word 4 | Byte19 | Byte18 | Byte17 | Byte16 | Double-word          |
| Word 3 | Byte15 | Byte14 | Byte13 | Byte12 | Half-word            |
| Word 2 | Byte11 | Byte10 | Byte9  | Byte8  |                      |
| Word 1 | Byte7  | Byte6  | Byte5  | Byte4  | <b>◆</b> Word        |
| Word 0 | Byte3  | Byte2  | Byte1  | Byte0  | <b>◆·····</b> Byte   |





# Q&A

### Thank you for your attention



School of Electronics Engineering, KNU ACE Lab. (jcho@knu.ac.kr)



